- Страна
- США
- Зарплата
- 230 000 $ – 265 000 $
Откликайтесь
на вакансии с ИИ

Manager, Package Design Engineering
Высокая оценка обусловлена работой в публичной компании (NASDAQ: ALAB) на острие ИИ-технологий, конкурентной заработной платой и возможностью влиять на архитектуру систем мирового уровня. Компания предлагает четкий путь роста до уровня директора.
Сложность вакансии
Роль требует глубокой технической экспертизы в передовых методах упаковки (2.5D/3D, chiplets) и более 10 лет опыта, включая управление командами. Высокая сложность обусловлена необходимостью координации между проектированием чипов, SIPI и внешними поставщиками (OSAT).
Анализ зарплаты
Предлагаемый диапазон $230k–$265k находится на верхнем уровне рыночных значений для менеджеров по проектированию упаковки в Кремниевой долине, что отражает высокую значимость роли для ИИ-сектора. С учетом бонусов и акций (RSU), которые обычно предлагают публичные компании уровня Astera Labs, совокупный доход может значительно превышать медиану.
Сопроводительное письмо
I am writing to express my strong interest in the Manager, Package Design Engineering position at Astera Labs. With over a decade of experience in IC package design and a proven track record of leading teams through complex HVM-ready projects, I am confident in my ability to scale your design operations in San Jose. My expertise in FCBGA/FCCSP designs and high-speed SerDes systems aligns perfectly with Astera Labs' mission to deliver industry-leading connectivity for AI infrastructure.
Throughout my career, I have successfully managed the end-to-end delivery of advanced packaging solutions, including 2.5D and chiplet-based architectures. I am particularly drawn to this role because of Astera Labs' focus on integrating CXL, PCIe, and Ethernet technologies into cohesive systems. I am eager to bring my technical leadership and experience in cross-functional collaboration with OSATs and substrate vendors to help your team overcome the challenges of next-generation semiconductor integration.
Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в asteralabs уже сейчас
Присоединяйтесь к лидеру в области ИИ-инфраструктуры и возглавьте разработку инновационных решений для связи нового поколения!
Описание вакансии
Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.
Role Overview
Astera Labs is seeking a Manager, Package Design Engineering to lead and scale our Package Design team in San Jose. In this high-impact role, you'll own the end-to-end delivery of advanced IC packaging solutions—from early architecture definition through production ramp—enabling the next generation of AI infrastructure and connectivity products.
As the semiconductor industry races toward chiplet-based architectures, 2.5D/3D integration, and ever-increasing bandwidth demands, packaging has become a critical differentiator. You'll build and mentor a high-performing team while driving cross-functional execution with silicon architecture, SIPI, PCB, validation, manufacturing, and external partners including substrate vendors and OSATs. Your work will directly impact Astera Labs' ability to deliver industry-leading PCIe, CXL, and Ethernet connectivity solutions to the world's most demanding hyperscale and AI customers.
This role offers the opportunity to shape design methodology, establish scalable standards, and enable chip-package-board co-design frameworks across multiple product lines in a fast-moving, innovation-driven environment.
Key Responsibilities
- Team Leadership & Execution
+ Build, mentor, and scale a high-performing package design engineering team with clear ownership, accountability, and execution flows
+ Establish design templates, standards, and best-known methods (BKMs) across multiple concurrent programs
+ Lead design reviews, audits, and issue resolution through bring-up and production ramp
- Package Design Delivery
+ Own end-to-end package design execution including FCBGA/FCCSP, monolithic, multi-die, and chiplet-based designs from concept feasibility through tape-out and production
+ Define and review substrate stack-ups, pad stacks, routing strategies, and design constraints to meet electrical, thermal, mechanical, and manufacturability requirements
+ Drive technical tradeoffs across performance, cost, yield, and schedule, ensuring high-quality design closure and on-time delivery
- Cross-Functional Collaboration
+ Partner with SIPI, silicon architecture, system/board design, and product teams to drive chip-package-board co-design and resolve system-level challenges
+ Collaborate with OSATs and substrate vendors to ensure design feasibility, manufacturability, and alignment with evolving design rules and technology roadmaps
+ Support adoption of advanced packaging technologies such as 2.5D, chiplet, CPO/CPC, and heterogeneous integration platforms
- Methodology & Automation
+ Develop and scale design methodologies and automation flows to improve efficiency, quality, and repeatability across the organization
Basic Qualifications
- Bachelor's degree in Electrical Engineering, Materials Science, or related field
- 10+ years of progressive experience in IC package design using tools such as Cadence Allegro APD/SiP
- 5+ years of leadership experience managing teams or technical organizations in IC packaging environments
- Strong hands-on expertise in end-to-end package design with proven delivery of HVM-ready FCBGA/FCCSP packages using Cadence APD tool
- Experience with high-speed SerDes systems (PCIe Gen5/6/7, CXL, Ethernet 100G/200G/400G+) and advanced nodes (7nm, 5nm, 3nm)
- Deep understanding of substrate technologies, stack-ups, routing constraints, assembly processes, and SI/PI fundamentals
- Proven experience working with OSATs and substrate vendors through development and production ramp
- Experience working with OSATs and substrate vendors through development and production ramp
- Experience with advanced packaging architectures such as 2.5D/3D, chiplet, or heterogeneous integration
Preferred Qualifications
- Master's degree in Electrical Engineering or related field
- Experience with advanced packaging architectures such as 2.5D/3D, chiplet, or heterogeneous integration
- Experience implementing automation, scripting (Python, SKILL, Tcl), or workflow optimization
- Background in early package feasibility, platform evaluation, and technology roadmap development
- Familiarity with chip floor planning, architecture, and system-level tradeoffs
- Exposure to SIPI modeling and analysis, thermal, and mechanical performance considerations
This position can be hired as a Manager Level or Director Level. The base salary range is $230,000 USD – $265,000 USD. Your base salary will be determined based on location, experience, and employees' pay in similar positions.
We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
Создайте идеальное резюме с помощью ИИ-агента

Навыки
- Python
- Ethernet
- TCL
- PCIe
- SerDes
- CXL
- SKILL
- Chiplets
- IC Packaging
- 2.5D/3D Packaging
- FCBGA
- SIPI
- Cadence Allegro APD
- FCCSP
- Substrate Design
Возможные вопросы на собеседовании
Проверка опыта работы с современными стандартами передачи данных, критичными для продукции компании.
Как вы подходите к проектированию подложки для обеспечения целостности сигналов в системах PCIe Gen 6/7 и Ethernet 400G/800G?
Оценка лидерских качеств и способности масштабировать инженерные процессы.
Опишите ваш опыт создания стандартов проектирования (BKMs) и автоматизации рабочих процессов для распределенной команды.
Проверка знаний в области передовых технологий упаковки, упомянутых в вакансии.
С какими основными проблемами при производстве и тестировании вы сталкивались при внедрении 2.5D или чиплетных архитектур?
Оценка навыков управления внешними партнерами.
Как вы выстраиваете взаимодействие с OSAT-провайдерами и производителями подложек для обеспечения выхода годных изделий при переходе на новые техпроцессы (5нм/3нм)?
Проверка умения находить баланс между техническими и бизнес-показателями.
Приведите пример, когда вам приходилось идти на компромисс между тепловыми характеристиками, стоимостью и сроками выхода продукта на рынок. Каков был результат?
Похожие вакансии
Тимлид С++
Тим лид разработки в команду цифровых продуктов кибербезопасности (python/go)
ИТ-лидер команды (Lead)
Руководитель направления автоматизации клиентского сервиса
Техлид в команду HRDWH
Team Lead Developer (Python/Go)
1000+ офферов получено
Устали искать работу? Мы найдём её за вас
Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!
- Страна
- США
- Зарплата
- 230 000 $ – 265 000 $