- Страна
- Тайвань
Откликайтесь
на вакансии с ИИ

Substrate IC Package Layout Design Engineer
Высокий балл обусловлен работой в амбициозном стартапе с огромным финансированием, уникальными технологическими задачами и конкурентным пакетом акций. Это возможность стоять у истоков создания нового поколения ИИ-железа.
Сложность вакансии
Роль требует исключительного опыта (10+ лет) в проектировании подложек для чипов с экстремальным энергопотреблением (700Вт+) и сверхвысокими частотами (50ГГц+). Работа с технологиями CoWoS и крупногабаритными подложками делает эту позицию одной из самых сложных в индустрии полупроводников.
Анализ зарплаты
Зарплата в вакансии не указана, но для Тайбэя рыночный уровень для Senior/Lead инженеров в полупроводниковой сфере (особенно в AI-стартапах из Кремниевой долины) значительно выше среднего по рынку и часто включает существенную долю в капитале компании.
Сопроводительное письмо
I am writing to express my strong interest in the Substrate IC Package Layout Design Engineer position at Etched. With over a decade of experience in high-performance IC substrate design, I have developed a deep expertise in managing the complexities of large-scale substrates (>50mm) and high-power delivery systems exceeding 700W. My background aligns perfectly with Etched’s mission to redefine AI inference through purpose-built ASICs.
Throughout my career, I have successfully led the layout of multi-layer substrate packages, focusing on high-speed signaling beyond 50GHz and advanced CoWoS integration. I am highly proficient in Allegro Package Designer and have a proven track record of collaborating with SI/PI and system teams to optimize electrical and thermal performance. I am particularly drawn to Etched’s commitment to the 'Bitter Lesson' and the focus on model-specific hardware to push the boundaries of FLOPs.
I am excited about the opportunity to bring my technical leadership to your San Jose or Taipei office and contribute to the development of the world’s first AI inference system for transformers. Thank you for your time and consideration.
Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в Etched уже сейчас
Присоединяйтесь к команде Etched и создавайте будущее ИИ-инфраструктуры на острие технологий!
Описание вакансии
About Etched
Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents. Backed by hundreds of millions from top-tier investors and staffed by leading engineers, Etched is redefining the infrastructure layer for the fastest growing industry in history.
Job Summary
As aSubstrate IC Package Layout Design Engineer you will be responsible for the end-to-end design of complex IC substrate packages, supporting high-power consumption and high-speed signaling. The ideal candidate will have extensive experience with large substrate designs (>50mm), complex power delivery networks, and high-speed signaling solutions (up to and beyond 50GHz). You will work closely with silicon, signal integrity, power integrity, and system help co-design world class substates with OSAT providers. Intense focus on optimization for power delivery through substrate, pushing what’s possible.
Key responsibilities
- IC Substrate Layout Design
- Lead the design and development of complex IC substrate layouts for high-power AI processors and accelerators.
- Design large (>50mm) and complex multi-layer substrate packages with high pin counts and dense routing requirements.
- Ensure robust power delivery designs capable of supporting >700W custom silicon solutions.
- High-Speed Signal Routing & Integrity
- Develop high-speed signal routing solutions capable of supporting >50GHz signaling while minimizing signal integrity issues such as loss and crosstalk.
- Collaborate with SI/PI engineers to define signal integrity and power integrity requirements and implement solutions in substrate layout.
- Advanced Packaging & CoWoS Integration
- Optimize CoWoS (Chip-on-Wafer-on-Substrate) interposer designs for thermal and electrical performance.
- Work closely with chip design, packaging, and manufacturing teams to ensure design feasibility and manufacturability.
- Design Validation & Verification
- Perform DRC (Design Rule Check) and LVS (Layout vs. Schematic) verification for all substrate designs.
- Develop and maintain design documentation and guidelines for future substrate designs.
- Support design reviews and provide technical guidance to junior team members.
You may be a good fit if you have
- Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.
- 10+ years of experience in IC substrate layout design for high-performance processors or accelerators.
- Extensive experience with large substrate packages (>50mm) and complex high-density layouts.
- Proven experience with high-power (700W+) package designs and robust power delivery networks.
- Expertise in high-speed signaling design (>50GHz) and mitigating signal integrity challenges (crosstalk, reflections, impedance mismatches).
- Strong experience with CoWoS (Chip-on-Wafer-on-Substrate) interposer design and the impact of the substrate design to support CoWos.
- Advanced proficiency in Allegro Package Designer (including constraint management, routing, and design verification).
- Deep understanding of SI/PI principles and how they apply to package-level design.
- Strong analytical skills and ability to work effectively in a fast-paced, cross-functional team environment.
Benefits
- Competitive compensation packages, including generous equity packages
- Comprehensive insurance coverage and other top-of-market benefits
How we’re different
Etched believes in theBitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.
We are a fully in-person team in San Jose and Taipei, and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.
Создайте идеальное резюме с помощью ИИ-агента

Навыки
- Signal Integrity
- Power Integrity
- ASIC
- LVS
- DRC
- High-Speed Signaling
- CoWoS
- Allegro Package Designer
- Power Delivery Network
- IC Substrate Layout
Возможные вопросы на собеседовании
Проверка опыта работы с экстремальными нагрузками, указанными в вакансии.
Опишите ваш опыт проектирования сетей распределения питания (PDN) для чипов мощностью более 700 Вт. С какими основными трудностями вы столкнулись?
Вакансия требует работы с сигналами выше 50 ГГц.
Какие стратегии трассировки вы используете для минимизации перекрестных помех и потерь в сигналах на частотах свыше 50 ГГц в многослойных подложках?
Etched использует CoWoS для своих ИИ-ускорителей.
Как дизайн подложки влияет на надежность и производительность сборки CoWoS (Chip-on-Wafer-on-Substrate)?
Проверка владения основным инструментом проектирования.
Расскажите о наиболее сложных ограничениях (constraints), которые вы настраивали в Allegro Package Designer для высокоплотных дизайнов.
Оценка навыков взаимодействия в междисциплинарной команде.
Как вы взаимодействуете с инженерами по целостности сигналов (SI) и питания (PI) на ранних этапах проектирования топологии?
Похожие вакансии
Архитектор Middle+
АРХИТЕКТОР СЕТЕВОЙ (C++ / SONiC)
Архитектор ИТ-решений
Дизайнер-визуализатор (3D)
Архитектор
IT-архитектор (System/Solution/Enterprise Architect)
1000+ офферов получено
Устали искать работу? Мы найдём её за вас
Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!
- Страна
- Тайвань