- Страна
- США
- Зарплата
- 200 000 $ – 285 000 $
Откликайтесь
на вакансии с ИИ

Principal ASIC Design Engineer (Silicon Engineering)
Исключительная вакансия в одной из самых инновационных компаний мира с конкурентной зарплатой, опционами и возможностью работать над исторически значимыми проектами.
Сложность вакансии
Высокая сложность обусловлена требованиями к опыту (10+ лет), необходимостью глубоких знаний в RTL и архитектуре ASIC, а также спецификой работы в аэрокосмической отрасли с жесткими требованиями ITAR.
Анализ зарплаты
Предлагаемая зарплата ($200k - $285k) находится на верхнем уровне рыночных значений для Principal-позиций в штате Вашингтон, особенно с учетом значительного пакета акций SpaceX.
Сопроводительное письмо
I am writing to express my strong interest in the Principal ASIC Design Engineer position within the Silicon Engineering team at SpaceX. With over a decade of experience in RTL implementation and a proven track record of delivering complex ASIC and FPGA designs, I am eager to contribute to the development of next-generation hardware for the Starlink satellite constellation. My expertise in micro-architecture definition, SystemVerilog implementation, and timing closure aligns perfectly with the technical demands of this role.
Throughout my career, I have successfully navigated the challenges of high-speed, low-power design and complex clock domain crossings. I am particularly drawn to SpaceX's mission-driven environment and the opportunity to work on hardware that has a direct global impact. I am confident that my technical leadership and 'can-do' attitude will be an asset to your cross-disciplinary teams as we push the boundaries of space-based internet infrastructure.
Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в spacex уже сейчас
Присоединяйтесь к команде SpaceX, чтобы создавать чипы, которые свяжут весь мир через Starlink и помогут человечеству достичь Марса!
Описание вакансии
SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not. Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal of enabling human life on Mars.
PRINCIPAL ASIC DESIGN ENGINEER (SILICON ENGINEERING)
At SpaceX we’re leveraging our experience in building rockets and spacecraft to deploy Starlink, the world’s most advanced broadband internet system. Starlink is the world’s largest satellite constellation and is providing fast, reliable internet to millions of users worldwide. We design, build, test, and operate all parts of the system – thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together. We’ve only begun to scratch the surface of Starlink’s potential global impact and are looking for best-in-class engineers to help maximize Starlink’s utility for communities and businesses around the globe.
We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering, ASIC implementation). In this role, you will be developing cutting-edge next-generation FPGAs and ASICs for deployment in space and ground infrastructures around the globe. These chips are enabling connectivity in places it has previously not been available, affordable or reliable. Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network.
RESPONSIBILITIES:
- Design digital ASICs and/or FPGAs for Starlink projects
- Evaluate architectural trade-offs based on features, performance requirements and system limitations
- Define micro-architecture, implement the RTL in Verilog/System Verilog, integrate that in top level and deliver the fully verified, synthesis/timing clean design
- Work closely with verification team to ensure all aspects of the design are covered and verified
- Provide timing constraints for those IPs and support the physical implementation team (synthesis, timing closure, formality check)
- Participate in silicon bring-up and validation
BASIC QUALIFICATIONS:
- Bachelor’s degree in electrical engineering, computer engineering, or computer science
- 10+ years of experience in RTL implementation and/or FPGA/ASIC development
PREFERRED SKILLS AND EXPERIENCE:
- Experience solving problems including clock domain crossings and power optimization
- Experience developing complex ASICs
- Experience with multicore CPU subsystem design
- Experience with standard bus protocols (e.g. AXI, AHB, etc.)
- Experience with embedded processors
- Experience with high speed and low power design techniques
- Scripting skills (Python, TCL etc.)
- Experience with EDA tools such as HDL simulators (e.g. VCS, Questa, IES), HDL Lint tools (e.g. Spyglass) and FPGA tools (e.g. Xilinx Vivado, Altera Quartus II)
- Ability to work in a dynamic environment with changing needs and requirements
- Team-player, can-do attitude and ability to work well in a group environment while still contributing on an individual basis
- Enjoys being challenged and learning new skills
ADDITIONAL REQUIREMENTS:
- Must be willing to work extended hours and weekends as needed
COMPENSATION & BENEFITS:
Pay range:
ASIC Design Engineer/Principal: $200,000.00 - $285,000.00/per year
Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience.
Base salary is just one part of your total rewards package at SpaceX. You may also be eligible for long-term incentives, in the form of company stock, stock options, or long-term cash awards, as well as potential discretionary bonuses and the ability to purchase additional stock at a discount through an Employee Stock Purchase Plan. You will also receive access to comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short & long-term disability insurance, life insurance, paid parental leave, and various other discounts and perks. You may also accrue 3 weeks of paid vacation & will be eligible for 10 or more paid holidays per year. Exempt employees are eligible for 5 days of sick leave per year.
ITAR REQUIREMENTS:
- To conform to U.S. Government export regulations, applicant must be a (i) U.S. citizen or national, (ii) U.S. lawful, permanent resident (aka green card holder), (iii) Refugee under 8 U.S.C. § 1157, or (iv) Asylee under 8 U.S.C. § 1158, or be eligible to obtain the required authorizations from the U.S. Department of State. Learn more about the ITAR here.
SpaceX is an Equal Opportunity Employer; employment with SpaceX is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.
Applicants wishing to view a copy of SpaceX’s Affirmative Action Plan for veterans and individuals with disabilities, or applicants requiring reasonable accommodation to the application/interview process should reach out to EEOCompliance@spacex.com.
Создайте идеальное резюме с помощью ИИ-агента

Навыки
- ASIC
- FPGA
- RTL
- Verilog
- SystemVerilog
- Python
- TCL
- Vivado
- Quartus
- VCS
- Questa
- AXI
- AHB
- Static Timing Analysis
Возможные вопросы на собеседовании
Критически важно для надежности систем в космосе, где ошибки синхронизации недопустимы.
Расскажите о вашем опыте решения проблем пересечения тактовых доменов (CDC) в сложных ASIC-системах.
Роль требует участия во всем цикле разработки, от идеи до физического воплощения.
Опишите ваш подход к определению микроархитектуры и обеспечению чистоты таймингов (timing closure) для высокопроизводительных дизайнов.
Starlink использует сложные протоколы для передачи данных.
Каков ваш опыт работы с шинными протоколами AXI/AHB и интеграцией многоядерных подсистем CPU?
Энергопотребление критично для спутниковых систем.
Какие методы оптимизации мощности (power optimization) вы применяли на уровне RTL и архитектуры?
SpaceX ценит умение работать в быстро меняющихся условиях.
Приведите пример, когда вам приходилось адаптировать дизайн под резко изменившиеся системные требования в сжатые сроки.
Похожие вакансии
Developer C (KasperskyOS Education Development Kit)
Senior Electronic Hardware / FPGA Engineer
Senior Mixed-Signal Behavioral Modeling Engineer
Senior Wireless Firmware Engineer
Senior Motion Planning Engineer
Senior Software Engineer - Flight Software
1000+ офферов получено
Устали искать работу? Мы найдём её за вас
Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!
- Страна
- США
- Зарплата
- 200 000 $ – 285 000 $