- Страна
- США
- Зарплата
- 190 000 $ – 285 000 $
Откликайтесь
на вакансии с ИИ

Principal ASIC Design Verification Engineer
Исключительная возможность работать в амбициозном стартапе Series C с огромным финансированием и уникальным продуктом. Высокая заработная плата, наличие опционов и работа над технологиями будущего делают вакансию крайне привлекательной.
Сложность вакансии
Роль требует более 10 лет опыта и глубоких экспертных знаний в специфических методологиях (UVM, SVA) и инструментах проектирования чипов. Высокая ответственность за надежность систем в экстремальных условиях космоса значительно повышает планку требований.
Анализ зарплаты
Предлагаемый диапазон $190k – $285k полностью соответствует и даже несколько превышает рыночные стандарты для позиции Principal Engineer в США, особенно с учетом дополнительного пакета акций (equity).
Сопроводительное письмо
I am writing to express my strong interest in the Principal ASIC Design Verification Engineer position at K2 Space. With over a decade of experience in ASIC/SoC verification and a deep mastery of SystemVerilog/UVM methodologies, I am excited by the prospect of shaping the first-generation silicon for your high-power satellite platforms. My background in developing complex testbenches and driving coverage closure for mission-critical systems aligns perfectly with K2's ambitious goals of building bigger for deep space exploration.
Throughout my career, I have successfully led verification efforts for large-scale SoCs, integrating formal verification and managing full-chip regression environments. I am particularly drawn to K2 Space because of your innovative approach to leveraging mass abundance in the new era of heavy-lift launch vehicles. I am confident that my technical leadership and hands-on expertise in DV methodologies will contribute significantly to the robustness and reliability of your spacecraft electronics.
Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в k2spacecorporation уже сейчас
Присоединяйтесь к миссии по созданию крупнейших спутников в истории и станьте частью будущего космической индустрии!
Описание вакансии
K2 is building the largest and highest-power satellites ever flown, unlocking performance levels previously out of reach across every orbit. Backed by $450M from leading investors including Altimeter Capital, Redpoint Ventures, T. Rowe Price, Lightspeed Venture Partners, Alpine Space Ventures, and others – with an additional $500M in signed contracts across commercial and US government customers – we’re mass-producing the highest-power satellite platforms ever built for missions from LEO to deep space.
The rise of heavy-lift launch vehicles is shifting the industry from an era of mass constraint to one of mass abundance, and we believe this new era demands a fundamentally different class of spacecraft. Engineered to survive the harshest radiation environments and to fully capitalize on today’s and tomorrow’s massive rockets, K2 satellites deliver unmatched capability at constellation scale and across multiple orbits.
With multiple launches planned through 2026 and 2027, we're Building Bigger to develop the solar system and become a Kardashev Type II (K2) civilization. If you are a motivated individual who thrives in a fast-paced environment and you're excited about contributing to the success of a groundbreaking Series C space startup, we’d love for you to apply.
The Role
We are seeking a Principal ASIC Design Verification Engineer whose role will be to verify the functionality, performance, and robustness of our custom silicon designs. You will help define the verification approach, contribute to methodology, and work closely with architecture, RTL design, DFT, firmware, physical design, and silicon validation engineers. This is a hands-on role with high ownership, deep technical engagement, and the opportunity to shape first-generation silicon.
Responsibilities
- Develop and execute verification plans for block-level, subsystem-level, and full-chip environments.
- Build SystemVerilog/UVM test benches, including agents, monitors, scoreboards, checkers, and coverage models.
- Write SystemVerilog Assertions (SVA) and integrate formal verification where appropriate.
- Drive constrained-random and directed testing strategies to validate functionality, corner cases, and stress scenarios.
- Run simulations, triage failures, drive root-cause analysis, and collaborate with RTL designers to resolve issues.
- Implement and maintain functional coverage, code coverage, assertion coverage, and ensure coverage closure for sign-off.
- Manage regression testing, simulation farms, and CI pipelines to ensure high test throughput and fast debug iterations.
- Participate in design reviews, microarchitecture discussions, and influence design-for-verification (DFV) best practices.
- Work closely with architecture, RTL design, DFT, firmware, physical design, and silicon validation engineers to ensure end-to-end coverage and test.
- Support silicon bring-up and post-silicon validation through test reuse, diagnostics, and debug analysis.
- Participate in ASIC team interviews.
- Drive advancement of DV methodologies and improvements.
- Manage external IP providers and verification partners when needed.
- Take lead on large and/or complex systems.
Qualifications
- B.S. or M.S. in Electrical Engineering, Computer Engineering, or related field.
- 10+ years of experience in ASIC/SoC verification.
- Solid understanding of SystemVerilog, digital logic, RTL design, DFT, and hardware design and verification flows.
- Proficiency with several simulation (VCS, Xcelium, Questa), waveform debug (Verdi, SimVision), coverage tools, and scripting languages (ex: Python, Perl, TCL).
- Experience with test planning, UVM-based testbench development, constrained-random testing, functional coverage, and SystemVerilog assertions.
- Experience with regression management, coverage analysis, revision control (ex: Git), CI/CD automation, and gate-level simulation.
- Experience with developing and integrating reference models.
- Experience with embedded processor-based designs and firmware/bare metal coding (ex: C, C++).
- Understanding of many industry-standard interfaces (ex: APB/AHB/AXI).
- Involvement in post-silicon validation planning and execution.
Nice to Have
- Experience with low power verification.
- Experience with analog behavioral models.
- Familiarity with physical design flows.
- Experience working in cross-functional, geographically distributed teams.
- Experience in space, telecom, or RF/digital mixed systems is a plus.
Compensation and Benefits:
- Base salary range for this role is $190,000 – $285,000 + equity in the company
- Salary will be based on several factors including, but not limited to: knowledge and skills, education, and experience level
- Comprehensive benefits package including paid time off, medical/dental/vision/ coverage, life insurance, paid parental leave, and many other perks
If you don’t meet 100% of the preferred skills and experience, we encourage you to still apply! Building a spacecraft unlike any other requires a team unlike any other and non-traditional career twists and turns are encouraged!
If you need a reasonable accommodation as part of your application for employment or interviews with us, please let us know.
Export Compliance
As defined in the ITAR, “U.S. Persons” include U.S. citizens, lawful permanent residents (i.e., Green Card holders), and certain protected individuals (e.g., refugees/asylees, American Samoans). Please consult with a knowledgeable advisor if you are unsure whether you are a “U.S. Person.”
The person hired for this role will have access to information and items controlled by U.S. export control regulations, including the export control regulations outlined in the International Traffic in Arms Regulation (ITAR). The person hired for this role must therefore either be a “U.S. person” as defined by 22 C.F.R. § 120.15 or otherwise eligible for a federally issued export control license.
Equal Opportunity
K2 Space is an Equal Opportunity Employer; employment with K2 Space is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.
Создайте идеальное резюме с помощью ИИ-агента

Навыки
- ASIC
- SoC
- SystemVerilog
- UVM
- RTL Design
- DFT
- VCS
- Xcelium
- Questa
- Verdi
- Python
- C++
- Git
- CI/CD
- Formal Verification
Возможные вопросы на собеседовании
Проверка глубины знаний основной методологии, указанной в требованиях.
Опишите ваш опыт разработки архитектуры тестового окружения на базе UVM для сложного SoC: с какими основными трудностями вы столкнулись?
Важно для обеспечения надежности чипа в условиях космоса.
Как вы подходите к планированию верификации для обработки угловых кейсов (corner cases) и стресс-сценариев в критически важных системах?
Вакансия подразумевает лидерскую позицию (Principal).
Расскажите о случае, когда вам приходилось внедрять новые методологии верификации или улучшать существующий CI/CD пайплайн для ускорения отладки.
Работа в K2 Space требует тесного взаимодействия разных отделов.
Как вы организуете взаимодействие с командами RTL-дизайна и разработки прошивок (firmware) для обеспечения сквозного покрытия тестами?
Специфика работы с внешними поставщиками.
Какой у вас опыт управления верификацией сторонних IP-блоков и интеграции их в общую среду симуляции?
Похожие вакансии
Developer C (KasperskyOS Education Development Kit)
Senior Motion Planning Engineer
Senior Electronic Hardware / FPGA Engineer
Senior Mixed-Signal Behavioral Modeling Engineer
Senior Wireless Firmware Engineer
Senior Software Engineer - Flight Software
1000+ офферов получено
Устали искать работу? Мы найдём её за вас
Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!
- Страна
- США
- Зарплата
- 190 000 $ – 285 000 $