- Страна
- США
- Зарплата
- 190 000 $ – 280 000 $
Откликайтесь
на вакансии с ИИ

Principal ASIC Physical Design Engineer
Высокооплачиваемая роль в амбициозном стартапе с отличным финансированием ($450M+). Возможность работать над уникальными технологиями для освоения космоса и получить долю в компании (equity) делает предложение крайне привлекательным для экспертов топ-уровня.
Сложность вакансии
Роль требует исключительного уровня экспертизы (10+ лет) в проектировании ASIC, владения сложными техпроцессами FinFET и опыта управления внешними подрядчиками. Высокая ответственность за полный цикл RTL-to-GDSII в условиях жестких требований космической отрасли делает эту позицию крайне сложной.
Анализ зарплаты
Предлагаемая зарплата ($190k - $280k) находится на верхнем уровне рыночных ожиданий для Principal-позиций в США, особенно с учетом дополнительного пакета акций (equity). Это соответствует уровню ведущих технологических компаний в аэрокосмическом и полупроводниковом секторах.
Сопроводительное письмо
I am writing to express my strong interest in the Principal ASIC Physical Design Engineer position at K2 Space. With over a decade of experience in high-performance SoC implementation and a proven track record of driving complex FinFET designs from RTL to GDSII, I am excited by the prospect of applying my expertise to the unique challenges of space-qualified hardware. My background in managing external physical design partners and achieving timing closure for multi-voltage hierarchical SoCs aligns perfectly with your mission to mass-produce high-power satellite platforms.
Throughout my career, I have led numerous successful tapeouts and developed robust physical design methodologies that optimize PPA. I am particularly drawn to K2 Space's vision of leveraging mass abundance in the new era of heavy-lift launch vehicles. I am confident that my technical leadership and hands-on experience with advanced process nodes will contribute significantly to ensuring first-pass silicon success for your next-generation satellite systems.
Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в k2spacecorporation уже сейчас
Присоединяйтесь к созданию спутников нового поколения и помогите человечеству стать цивилизацией типа II по шкале Кардашева!
Описание вакансии
K2 is building the largest and highest-power satellites ever flown, unlocking performance levels previously out of reach across every orbit. Backed by $450M from leading investors including Altimeter Capital, Redpoint Ventures, T. Rowe Price, Lightspeed Venture Partners, Alpine Space Ventures, and others – with an additional $500M in signed contracts across commercial and US government customers – we’re mass-producing the highest-power satellite platforms ever built for missions from LEO to deep space.
The rise of heavy-lift launch vehicles is shifting the industry from an era of mass constraint to one of mass abundance, and we believe this new era demands a fundamentally different class of spacecraft. Engineered to survive the harshest radiation environments and to fully capitalize on today’s and tomorrow’s massive rockets, K2 satellites deliver unmatched capability at constellation scale and across multiple orbits.
With multiple launches planned through 2026 and 2027, we're Building Bigger to develop the solar system and become a Kardashev Type II (K2) civilization. If you are a motivated individual who thrives in a fast-paced environment and you're excited about contributing to the success of a groundbreaking Series C space startup, we’d love for you to apply.
The Role
We are looking for a Principal ASIC Physical Design Engineer to lead the implementation of complex SoCs for next-generation satellite and space systems. You will own the full physical design flow—from RTL handoff to GDSII—and collaborate closely with architecture, RTL design, DFT, and packaging teams. This role also involves managing external physical design partners, driving tool and flow decisions, and ensuring first-pass silicon success in advanced FinFET technologies. You’ll be a key contributor in achieving timing closure, optimizing PPA, and supporting design integration with external partners. You will be part of a collaborative design team developing state-of-the-art mixed-signal SoCs to be hosted on some of the largest, most powerful, rapidly designed and rapidly manufactured satellites ever deployed in space. In your first 6 months, you will develop and implement new SoC sub-systems for satellite communications and beyond. In your first two years, you will have contributed to developing cutting-edge SoCs that will fly in space.
Responsibilities
- Own the complete RTL-to-GDSII flow: synthesis, floorplanning, place & route, clock tree synthesis (CTS), static timing analysis (STA), physical verification (DRC/LVS), and sign-off.
- Develop and maintain physical design methodologies, scripts, and automation to optimize performance, power, and area (PPA).
- Collaborate with front-end and verification teams to ensure clean handoffs, timing closure, and efficient design iteration.
- Drive timing closure across multiple voltage and process corners, including sign-off with foundry-qualified tools.
- Partner with package, SI/PI, and test teams for package-aware floorplanning and chip-to-board integration.
- Manage and technically guide external physical design partners and service vendors, ensuring alignment on milestones, deliverables, and quality standards.
- Work with EDA vendors to debug and optimize tool flows, and evaluate new methodologies.
- Support chip bring-up and debug through close collaboration with post-silicon and test teams.
- Support your product through production and spaceflight.
Required Qualifications
- Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or related field.
- 10+ years of experience in ASIC physical design for high-performance SoCs.
- Proven end-to-end expertise in RTL-to-GDSII flows using industry tools (Synopsys, Cadence, or Siemens).
- Strong hands-on experience with timing closure, IR drop analysis, and ECO implementation.
- Deep understanding of physical design constraints for multi-clock, multi-voltage, and hierarchical SoCs.
- Experience with advanced FinFET process nodes.
- Prior experience managing or coordinating offshore/outsourced PD teams or vendors.
- Familiarity with DFT integration, STA sign-off, and power domain implementation (UPF/CPF).
- Excellent communication, leadership, and cross-functional collaboration skills.
- Act as technical leader and subject-matter expert helping to teach, grow, and mentor others in the team.
Preferred Qualifications
- Exposure to radiation-hardened or space-qualified ASICs.
- Experience with chip-package co-design or advanced packaging (2.5D/3D).
- Familiarity with physical design service vendor management or offshore collaboration.
- Experience driving tapeouts through TSMC.
- Experience with Gate-All-Around technologies.
- Experience working in cross-functional, geographically distributed teams.
Compensation and Benefits:
- Base salary range for this role is $190,000 – $280,000 + equity in the company
- Salary will be based on several factors including, but not limited to: knowledge and skills, education, and experience level
- Comprehensive benefits package including paid time off, medical/dental/vision/ coverage, life insurance, paid parental leave, and many other perks
If you don’t meet 100% of the preferred skills and experience, we encourage you to still apply! Building a spacecraft unlike any other requires a team unlike any other and non-traditional career twists and turns are encouraged!
If you need a reasonable accommodation as part of your application for employment or interviews with us, please let us know.
Export Compliance
As defined in the ITAR, “U.S. Persons” include U.S. citizens, lawful permanent residents (i.e., Green Card holders), and certain protected individuals (e.g., refugees/asylees, American Samoans). Please consult with a knowledgeable advisor if you are unsure whether you are a “U.S. Person.”
The person hired for this role will have access to information and items controlled by U.S. export control regulations, including the export control regulations outlined in the International Traffic in Arms Regulation (ITAR). The person hired for this role must therefore either be a “U.S. person” as defined by 22 C.F.R. § 120.15 or otherwise eligible for a federally issued export control license.
Equal Opportunity
K2 Space is an Equal Opportunity Employer; employment with K2 Space is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.
Создайте идеальное резюме с помощью ИИ-агента

Навыки
- ASIC
- Physical Design
- SoC
- FinFET
- RTL-to-GDSII
- Static Timing Analysis
- Synthesis
- Floorplanning
- Place & Route
- Clock Tree Synthesis
- DRC
- LVS
- IR drop analysis
- ECO
- UPF
- CPF
- Synopsys
- Cadence
- Siemens EDA
- TSMC
Возможные вопросы на собеседовании
Учитывая специфику K2 Space, важно понимать, как кандидат адаптирует стандартные процессы проектирования под условия высокой радиации.
Какие специфические изменения вы вносите в процесс Physical Design (например, в расстановку элементов или трассировку) для повышения радиационной стойкости чипа?
Роль предполагает управление внешними партнерами. Важно оценить навыки контроля качества и соблюдения сроков.
Опишите ваш опыт управления внешними PD-командами: как вы обеспечиваете соответствие их результатов вашим внутренним стандартам качества и методологии?
Для современных SoC на FinFET узлах это критическая область.
Расскажите о наиболее сложном случае закрытия таймингов (timing closure) в вашей практике на техпроцессах 7нм или ниже. Какие стратегии оптимизации PPA были ключевыми?
Проверка понимания целостности питания в сложных системах.
Как вы подходите к анализу IR drop и проектированию сети питания (Power Grid) для многодоменных SoC, чтобы избежать проблем на этапе пост-кремниевой отладки?
Позиция уровня Principal требует лидерских качеств.
Как вы подходите к менторству младших инженеров и внедрению новых методологий проектирования в уже сложившуюся команду?
Похожие вакансии
Senior Embedded Software Engineer (Microcontrollers, C/C++)
Senior Embedded Software Engineer (Microcontrollers, C/C++)
Developer C (KasperskyOS Education Development Kit)
C++ разработчик прикладного встраиваемого ПО
Senior Motion Planning Engineer
Senior Electronic Hardware / FPGA Engineer
1000+ офферов получено
Устали искать работу? Мы найдём её за вас
Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!
- Страна
- США
- Зарплата
- 190 000 $ – 280 000 $