- Страна
- США
- Зарплата
- 170 000 $ – 250 000 $
Откликайтесь
на вакансии с ИИ

Senior ASIC Design Verification Engineer
Исключительно привлекательная вакансия в амбициозном космическом стартапе с отличным финансированием ($450M+) и высокой верхней границей зарплаты. Работа над уникальным продуктом (крупнейшие спутники) дает огромный потенциал для профессионального роста и влияния на индустрию.
Сложность вакансии
Высокая сложность обусловлена требованиями к глубокому знанию методологии UVM, опыта работы с космическими или высоконадежными системами и необходимостью соответствия экспортному контролю ITAR.
Анализ зарплаты
Предлагаемая зарплата ($170k – $250k) находится на верхнем уровне рыночных ожиданий для Senior-позиций в США, особенно учитывая возможность удаленной работы и дополнительный пакет акций (equity).
Сопроводительное письмо
I am writing to express my strong interest in the Senior ASIC Design Verification Engineer position at K2 Space. With over 5 years of experience in ASIC/SoC verification and a deep mastery of SystemVerilog and UVM, I am excited by the prospect of contributing to the development of high-power satellite platforms that will define the next era of space exploration. My background in building comprehensive test benches and driving coverage closure for complex silicon designs aligns perfectly with your mission to build bigger and more capable spacecraft.
Throughout my career, I have successfully managed full-chip verification environments and collaborated closely with RTL and firmware teams to ensure first-pass silicon success. I am particularly drawn to K2 Space's vision of becoming a Kardashev Type II civilization and would welcome the opportunity to apply my technical expertise in constrained-random testing and formal verification to help your team achieve its ambitious launch goals for 2026 and 2027.
Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в k2spacecorporation уже сейчас
Присоединяйтесь к K2 Space и создавайте чипы для крупнейших спутников в истории человечества!
Описание вакансии
K2 is building the largest and highest-power satellites ever flown, unlocking performance levels previously out of reach across every orbit. Backed by $450M from leading investors including Altimeter Capital, Redpoint Ventures, T. Rowe Price, Lightspeed Venture Partners, Alpine Space Ventures, and others – with an additional $500M in signed contracts across commercial and US government customers – we’re mass-producing the highest-power satellite platforms ever built for missions from LEO to deep space.
The rise of heavy-lift launch vehicles is shifting the industry from an era of mass constraint to one of mass abundance, and we believe this new era demands a fundamentally different class of spacecraft. Engineered to survive the harshest radiation environments and to fully capitalize on today’s and tomorrow’s massive rockets, K2 satellites deliver unmatched capability at constellation scale and across multiple orbits.
With multiple launches planned through 2026 and 2027, we're Building Bigger to develop the solar system and become a Kardashev Type II (K2) civilization. If you are a motivated individual who thrives in a fast-paced environment and you're excited about contributing to the success of a groundbreaking Series C space startup, we’d love for you to apply.
The Role
We are seeking a Senior ASIC Design Verification Engineer whose role will be to verify the functionality, performance, and robustness of our custom silicon designs. You will help define the verification approach, contribute to methodology, and work closely with architecture, RTL design, DFT, firmware, physical design, and silicon validation engineers. This is a hands-on role with high ownership, deep technical engagement, and the opportunity to shape first-generation silicon.
Responsibilities
- Develop and execute verification plans for block-level, subsystem-level, and full-chip environments. Build SystemVerilog/UVM test benches, including agents, monitors, scoreboards, checkers, and coverage models.
- Write SystemVerilog Assertions (SVA) and integrate formal verification where appropriate.
- Drive constrained-random and directed testing strategies to validate functionality, corner cases, and stress scenarios.
- Run simulations, triage failures, drive root-cause analysis, and collaborate with RTL designers to resolve issues.
- Implement and maintain functional coverage, code coverage, assertion coverage, and ensure coverage closure for sign-off.
- Manage regression testing, simulation farms, and CI pipelines to ensure high test throughput and fast debug iterations.
- Participate in design reviews, microarchitecture discussions, and influence design-for-verification (DFV) best practices.
- Work closely with architecture, RTL design, DFT, firmware, physical design, and silicon validation engineers to ensure end-to-end coverage and test.
- Support silicon bring-up and post-silicon validation through test reuse, diagnostics, and debug analysis.
- Participate in ASIC team interviews.
- Contribute to advancement of DV methodologies and improvements.
- Engage external IP providers and verification partners when needed.
Qualifications
- B.S. or M.S. in Electrical Engineering, Computer Engineering, or related field.
- 5+ years of experience in ASIC/SoC verification.
- Solid understanding of SystemVerilog, digital logic, RTL design, and hardware verification flows.
- Proficiency with a simulation (VCS, Xcelium, Questa), waveform debug (Verdi, SimVision), coverage tool, and scripting languages (ex: Python, Perl, TCL).
- Experience with testplanning, UVM-based testbench development, constrained-random testing, functional coverage, and SystemVerilog assertions.
- Experience with regression management, coverage analysis, revision control (Git), and CI/CD automation.
- Understanding of several industry-standard interfaces (ex: APB/AHB/AXI).
- Familiarity with embedded processor-based designs and firmware/bare metal coding (ex: C, C++).
Nice to Have
- Experience with developing and integrating reference models.
- Understanding of low power verification.
- Familiarity with gate-level simulation and analog behavioral models.
- Involvement in post-silicon validation planning and execution.
- Experience working in cross-functional, geographically distributed teams.
- Experience in space, telecom, or RF/digital mixed systems is a plus.
Compensation and Benefits:
- Base salary range for this role is $170,000 – $250,000 + equity in the company
- Salary will be based on several factors including, but not limited to: knowledge and skills, education, and experience level
- Comprehensive benefits package including paid time off, medical/dental/vision/ coverage, life insurance, paid parental leave, and many other perks
If you don’t meet 100% of the preferred skills and experience, we encourage you to still apply! Building a spacecraft unlike any other requires a team unlike any other and non-traditional career twists and turns are encouraged!
If you need a reasonable accommodation as part of your application for employment or interviews with us, please let us know.
Export Compliance
As defined in the ITAR, “U.S. Persons” include U.S. citizens, lawful permanent residents (i.e., Green Card holders), and certain protected individuals (e.g., refugees/asylees, American Samoans). Please consult with a knowledgeable advisor if you are unsure whether you are a “U.S. Person.”
The person hired for this role will have access to information and items controlled by U.S. export control regulations, including the export control regulations outlined in the International Traffic in Arms Regulation (ITAR). The person hired for this role must therefore either be a “U.S. person” as defined by 22 C.F.R. § 120.15 or otherwise eligible for a federally issued export control license.
Equal Opportunity
K2 Space is an Equal Opportunity Employer; employment with K2 Space is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.
Создайте идеальное резюме с помощью ИИ-агента

Навыки
- ASIC
- SystemVerilog
- UVM
- RTL Design
- Python
- Git
- CI/CD
- VCS
- Verdi
- AXI
- C++
- Formal Verification
- SVA
Возможные вопросы на собеседовании
Проверка глубины знаний основной методологии верификации, указанной в вакансии.
Расскажите о наиболее сложном тестовом окружении на базе UVM, которое вы разработали. С какими трудностями вы столкнулись при синхронизации агентов и скорбордов?
Важно для понимания того, как кандидат обеспечивает качество чипа.
Как вы определяете стратегию закрытия функционального покрытия (functional coverage) для нового блока? Какие метрики вы считаете критическими для подписания (sign-off)?
Вакансия предполагает работу в стартапе с высокой ответственностью.
Опишите случай, когда вы обнаружили критическую ошибку на поздних стадиях проектирования. Как вы организовали процесс отладки и взаимодействия с RTL-дизайнерами?
В описании упоминается использование SVA и формальной верификации.
В каких сценариях вы предпочтете использовать SystemVerilog Assertions (SVA) вместо написания динамических тестов? Приведите примеры.
Работа со спутниками требует понимания специфики железа.
Есть ли у вас опыт верификации интерфейсов APB/AHB/AXI? Какие специфические угловые кейсы (corner cases) вы обычно проверяете для этих протоколов?
Похожие вакансии
Senior Embedded Software Engineer (Microcontrollers, C/C++)
Senior Embedded Software Engineer (Microcontrollers, C/C++)
Senior Electronic Hardware / FPGA Engineer
Senior Mixed-Signal Behavioral Modeling Engineer
Senior Wireless Firmware Engineer
Senior Software Engineer - Flight Software
1000+ офферов получено
Устали искать работу? Мы найдём её за вас
Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!
- Страна
- США
- Зарплата
- 170 000 $ – 250 000 $