yandex
Страна
США
Зарплата
170 000 $ – 250 000 $
+500% приглашений

Откликайтесь
на вакансии с ИИ

Ускорим процесс поиска работы
SeniorУдалённоПолная занятость

Senior ASIC Physical Design Engineer

Оценка ИИ

Исключительно привлекательная вакансия в амбициозном стартапе с огромным финансированием ($450M+) и реальными контрактами. Высокая заработная плата, наличие опционов и возможность работать над проектами, которые буквально полетят в космос, делают это предложение топовым на рынке.


Вакансия из Quick Offer Global, списка международных компаний
Пожаловаться

Сложность вакансии

ЛегкоСложно
Оценка ИИ

Роль требует глубоких экспертных знаний в полном цикле физического проектирования ASIC (от синтеза до GDSII) и опыта работы с современными техпроцессами FinFET. Дополнительную сложность накладывает специфика космической отрасли (радиационная стойкость) и строгие требования экспортного контроля США (ITAR).

Анализ зарплаты

Медиана210 000 $
Рынок180 000 $ – 240 000 $
Оценка ИИ

Предлагаемый диапазон $170k – $250k полностью соответствует и даже несколько превышает рыночные стандарты для Senior-позиций в области ASIC Design в США, особенно учитывая удаленный формат работы. Верхняя граница в $250k является очень конкурентной для инженеров с опытом 10+ лет.

Сопроводительное письмо

I am writing to express my strong interest in the Senior ASIC Physical Design Engineer position at K2 Space. With over 8 years of experience in physical design and a proven track record of achieving timing closure for complex FinFET SoCs, I am excited by K2’s mission to build the largest and highest-power satellites ever flown. My expertise in the full RTL-to-GDSII flow, particularly using Synopsys Fusion Compiler and Cadence Innovus, aligns perfectly with your requirements for implementing next-generation satellite systems.

Throughout my career, I have successfully managed hierarchical design methodologies and physical verification for high-performance chips. I am particularly drawn to K2 Space because of the unique challenges associated with radiation-hardened electronics and the opportunity to contribute to a Kardashev Type II civilization vision. I am confident that my technical skills in PPA optimization and my experience collaborating with cross-functional teams will allow me to make an immediate impact on your upcoming launches in 2026 and 2027.

+250% к просмотрам

Составьте идеальное письмо к вакансии с ИИ-агентом

Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в k2spacecorporation уже сейчас

Присоединяйтесь к команде, создающей будущее космической цивилизации, и реализуйте свой потенциал в разработке сложнейших SoC!

Описание вакансии

K2 is building the largest and highest-power satellites ever flown, unlocking performance levels previously out of reach across every orbit. Backed by $450M from leading investors including Altimeter Capital, Redpoint Ventures, T. Rowe Price, Lightspeed Venture Partners, Alpine Space Ventures, and others – with an additional $500M in signed contracts across commercial and US government customers – we’re mass-producing the highest-power satellite platforms ever built for missions from LEO to deep space. 

The rise of heavy-lift launch vehicles is shifting the industry from an era of mass constraint to one of mass abundance, and we believe this new era demands a fundamentally different class of spacecraft. Engineered to survive the harshest radiation environments and to fully capitalize on today’s and tomorrow’s massive rockets, K2 satellites deliver unmatched capability at constellation scale and across multiple orbits. 

With multiple launches planned through 2026 and 2027, we're Building Bigger to develop the solar system and become a Kardashev Type II (K2) civilization. If you are a motivated individual who thrives in a fast-paced environment and you're excited about contributing to the success of a groundbreaking Series C space startup, we’d love for you to apply.

The Role 

We are seeking a Senior ASIC Physical Design Engineer to help implement advanced SoCs that power next-generation satellite and space systems. In this role, you will contribute to the full physical design flow—from synthesis to GDSII—working closely with architecture, RTL, verification, and packaging teams. You’ll be a key contributor in achieving timing closure, optimizing PPA, and supporting design integration with external partners. You will be part of a collaborative design team developing state-of-the-art mixed-signal SoCs to be hosted on some of the largest, most powerful, rapidly designed and rapidly manufactured satellites ever deployed in space. In your first 6 months, you will develop and implement new SoC sub-systems for satellite communications and beyond. In your first two years, you will have contributed to developing cutting-edge SoCs that will fly in space.  

Responsibilities 

  • Execute the complete physical design flow for complex SoC blocks and top-level integration, including synthesis, floorplanning, place & route, CTS, STA, and physical verification.
  • Perform timing closure and optimization across multiple corners and modes using industry-standard tools.
  • Collaborate with front-end, verification, and DFT teams to ensure clean handoff and predictable convergence.
  • Work with external physical design service providers and internal leads to review deliverables, resolve issues, and ensure schedule alignment.
  • Develop and maintain scripts and automation to improve flow efficiency and consistency.
  • Support physical sign-off activities including DRC/LVS, IR drop, EM, and power analysis.
  • Assist in chip-level integration, ECOs, and tapeout preparation.
  • Contribute to methodology development, tool evaluation, and flow documentation.
  • Support your product through production and spaceflight.

Required Qualifications  

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or related field.
  • 5–10 years of experience in ASIC physical design for complex SoCs.
  • Hands-on experience with industry-standard tools (Synopsys ICC2/Fusion Compiler, Cadence Innovus, or equivalent).
  • Strong understanding of timing analysis, power optimization, and physical verification flows.
  • Experience with hierarchical or flat SoC design methodologies.
  • Familiarity with FinFET technologies.
  • Working knowledge of DFT, UPF/CPF power intent, and ECO implementation.
  • Strong problem-solving skills and ability to work cross-functionally in fast-paced environments.

Preferred Qualifications  

  • Exposure to radiation-hardened or space-qualified ASICs.
  • Experience with chip-package co-design or advanced packaging (2.5D/3D).
  • Familiarity with physical design service vendor management or offshore collaboration.
  • Experience with sign-off through TSMC.
  • Experience with Gate-All-Around technologies.
  • Experience working in cross-functional, geographically distributed teams.

Compensation and Benefits:

  • Base salary range for this role is $170,000 – $250,000 + equity in the company
  • Salary will be based on several factors including, but not limited to: knowledge and skills, education, and experience level
  • Comprehensive benefits package including paid time off, medical/dental/vision/ coverage, life insurance, paid parental leave, and many other perks

If you don’t meet 100% of the preferred skills and experience, we encourage you to still apply! Building a spacecraft unlike any other requires a team unlike any other and non-traditional career twists and turns are encouraged!

If you need a reasonable accommodation as part of your application for employment or interviews with us, please let us know.

Export Compliance

As defined in the ITAR, “U.S. Persons” include U.S. citizens, lawful permanent residents (i.e., Green Card holders), and certain protected individuals (e.g., refugees/asylees, American Samoans). Please consult with a knowledgeable advisor if you are unsure whether you are a “U.S. Person.”

The person hired for this role will have access to information and items controlled by U.S. export control regulations, including the export control regulations outlined in the International Traffic in Arms Regulation (ITAR). The person hired for this role must therefore either be a “U.S. person” as defined by 22 C.F.R. § 120.15 or otherwise eligible for a federally issued export control license.

Equal Opportunity

K2 Space is an Equal Opportunity Employer; employment with K2 Space is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.

+400% к собеседованиям

Создайте идеальное резюме с помощью ИИ-агента

Создайте идеальное резюме с помощью ИИ-агента

Навыки

  • ASIC Physical Design
  • SoC
  • Synthesis
  • Floorplanning
  • Place & Route
  • Clock Tree Synthesis
  • Static Timing Analysis
  • Physical Verification
  • Synopsys ICC2
  • Synopsys Fusion Compiler
  • Cadence Innovus
  • FinFET
  • DFT
  • UPF
  • CPF
  • DRC
  • LVS
  • IR drop
  • Electromigration
  • TSMC

Возможные вопросы на собеседовании

Проверка практического опыта работы с современными техпроцессами, упомянутыми в вакансии.

Расскажите о вашем опыте работы с FinFET технологиями: с какими специфическими проблемами физического проектирования вы сталкивались и как их решали?

Тайминг-кложур является критической частью обязанностей данной роли.

Опишите ваш подход к достижению timing closure в сложных многопотоковых дизайнах с использованием нескольких углов (corners) и режимов.

Вакансия предполагает работу с внешними поставщиками услуг.

Был ли у вас опыт управления внешними подрядчиками по физическому дизайну и как вы обеспечивали качество и соблюдение графиков поставок?

Важно для оптимизации процессов внутри быстрорастущего стартапа.

Какие скрипты или методы автоматизации вы разрабатывали для повышения эффективности потока физического проектирования?

Специфика K2 Space — работа в условиях космоса.

Знакомы ли вы с особенностями проектирования радиационно-стойких микросхем и как это влияет на физическую топологию?

Похожие вакансии

POLYN Technology
от 350 000 ₽

Senior Embedded Software Engineer (Microcontrollers, C/C++)

SeniorУдалённоРоссия
C++ · Microcontrollers · I2C · SPI · UART · Embedded Systems
+6 навыков
Инфинет
180 000 ₽ – 350 000 ₽

Senior Embedded Software Engineer (Microcontrollers, C/C++)

SeniorВ офисеРоссия
C++ · Unix · Linux · DPDK · Ethernet · IEEE 802.3 · Microcontrollers
+7 навыков
questdefensesystemssolutionsinc
140 000 $ – 165 000 $

Senior Electronic Hardware / FPGA Engineer

SeniorУдалённоСША
FPGA · PCB Design · Altium Designer · PLD · Signal Tap · Unit Testing · Integration Testing · Hardware Design · Circuit Design · Aerospace Engineering
+10 навыков
k2spacecorporation
160 000 $ – 230 000 $

Senior Mixed-Signal Behavioral Modeling Engineer

SeniorУдалённоСША
SystemVerilog · Verilog-AMS · UVM · MATLAB · Simulink · Python · SystemC · Cadence AMS Designer · Synopsys VCS · Mixed-Signal Verification · Analog Design · RF Design
+12 навыков
plume
140 000 $ – 150 000 $

Senior Wireless Firmware Engineer

SeniorУдалённоСША
C++ · Embedded Systems · Firmware · WiFi Driver Development · IEEE 802.11 stack · Linux Kernel · Networking Stack · OpenWRT · RDK · OpenSync · Python · Mesh Networking · Broadcom · Qualcomm · MediaTek
+15 навыков
motional
168 000 $ – 225 000 $

Senior Motion Planning Engineer

SeniorУдалённоСША
C++ · Robotics · Motion Planning · Algorithms · Optimization · Autonomous Vehicles · Software Development · Trajectory Optimization
+8 навыков
более 1000 офферов получено
4.9

1000+ офферов получено

Устали искать работу? Мы найдём её за вас

Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!

Страна
США
Зарплата
170 000 $ – 250 000 $