- Страна
- США
- Зарплата
- 170 000 $ – 235 000 $
Откликайтесь
на вакансии с ИИ

Sr. SOC/ASIC DFT Engineer (Silicon Engineering)
Исключительная возможность работать над Starlink в одной из самых инновационных компаний мира. Высокая зарплата, пакет акций и участие в исторически значимых проектах перевешивают требования к интенсивности работы.
Сложность вакансии
Высокая сложность обусловлена строгими требованиями ITAR (гражданство США или Green Card), необходимостью глубоких знаний инструментов Siemens Tessent и опыта работы с техпроцессами 7нм и ниже. Работа в SpaceX предполагает высокую интенсивность и готовность к сверхурочным часам.
Анализ зарплаты
Предложенная зарплата ($170k - $235k) находится на верхнем уровне рыночных значений для Senior DFT инженеров в Кремниевой долине. С учетом опционов SpaceX, совокупный доход может значительно превышать средние показатели по рынку.
Сопроводительное письмо
I am writing to express my strong interest in the Senior SOC/ASIC DFT Engineer position at SpaceX. With over five years of experience in semiconductor Design For Test and a deep expertise in Siemens Tessent tools, I have successfully implemented complex DFT architectures for high-performance SoCs. My background in ATPG, memory BIST, and post-silicon bringup aligns perfectly with the technical demands of the Silicon Engineering team working on the Starlink satellite constellation.
Throughout my career, I have focused on optimizing pattern compression and hierarchical test flows to ensure high-quality silicon while maintaining cost-efficiency. I am particularly drawn to SpaceX's mission of enabling human life on Mars and the immediate challenge of scaling the world's most advanced broadband system. I am confident that my proactive approach to problem-solving and my experience with advanced technology nodes (7nm and below) will allow me to make immediate contributions to your next-generation ASIC developments.
Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в spacex уже сейчас
Присоединяйтесь к команде SpaceX и создавайте чипы, которые свяжут весь мир через Starlink!
Описание вакансии
SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not. Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal of enabling human life on Mars.
SR. SOC/ASIC DFT ENGINEER (SILICON ENGINEERING)
At SpaceX we’re leveraging our experience in building rockets and spacecraft to deploy Starlink, the world’s most advanced broadband internet system. Starlink is the world’s largest satellite constellation and is providing fast, reliable internet to millions of users worldwide. We design, build, test, and operate all parts of the system – thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together. We’ve only begun to scratch the surface of Starlink’s potential global impact and are looking for best-in-class engineers to help maximize Starlink’s utility for communities and businesses around the globe.
We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering and ASIC implementation). In this role, you will be developing next-generation ASICs for deployment in space and ground infrastructures around the globe. These chips are enabling connectivity in places it has previously not been available, affordable or reliable. Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network.
RESPONSIBILITIES:
- Implement and optimize DFT architectures, including scan insertion, compression/decompression logic, memory BIST, and logic BIST, leveraging Siemens Tessent tools
- Integration and verification of Design for Test (DFT) IPs and fabrics within Subsystems
- Set up and run Automatic Test Pattern Generation (ATPG) tools and methodologies, including generating patterns for stuck-at, transition, and path delay fault models, while focusing on pattern compression, diagnosis, and hierarchical test flows.
- Run and debug non-timing and SDF annotated gate-level simulations
- Create and validate DFT patterns for post-silicon bringup and also help with ATE debug through all cycles of silicon characterization
- Develop test scripts, automate processes, and analyze data using programming languages such as Perl, Python, Tcl, or C++
BASIC QUALIFICATIONS:
- Bachelor’s degree in electrical engineering, computer engineering, or physics
- 5+ years of experience in semiconductor Design For Test (DFT) engineering, post-silicon validation, and/or production testing
PREFERRED SKILLS AND EXPERIENCE:
- Master’s or PhD in electrical engineering, computer engineering, physics, or related engineering field
- Extensive experience in post-silicon bringup, including silicon debug, failure analysis, and yield optimization on complex SoCs or ASICs
- Hands-on experience with Automated Test Equipment (ATE) platforms (e.g., Teradyne, Advantest) for high-volume manufacturing test development and debug
- Experience collaborating with cross-functional teams (e.g., design, verification, and manufacturing) to ensure DFT features meet production requirements, utilizing Siemens Tessent workflows
- Knowledge of industry standards for testability (e.g., IEEE 1500, 1687) and experience with low-power DFT techniques using Siemens Tessent
- Experience with In-System Test (IST), boundary scan (IEEE 1149.1), functional testing in embedded systems, or board-level diagnostics, preferably using Siemens Tessent tools
- Hands-on experience with Tessent Streaming Scan Network
- Experience with cell-aware fault models in ATPG
- Excellent problem-solving skills, with the ability to analyze complex test failures and implement corrective actions
- Strong communication skills for documenting test strategies, reporting results, and presenting to stakeholders
- Ability to work in a fast-paced environment, handling multiple projects and adapting to evolving technology nodes (e.g., 7nm and below)
ADDITIONAL REQUIREMENTS:
- Ability to work extended hours and weekends as needed to meet critical milestones
COMPENSATION AND BENEFITS:
Pay range:
Physical Design Engineer/Senior: $170,000.00 - $235,000.00/per year
Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience.
Base salary is just one part of your total rewards package at SpaceX. You may also be eligible for long-term incentives, in the form of company stock, stock options, or long-term cash awards, as well as potential discretionary bonuses and the ability to purchase additional stock at a discount through an Employee Stock Purchase Plan. You will also receive access to comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short & long-term disability insurance, life insurance, paid parental leave, and various other discounts and perks. You may also accrue 3 weeks of paid vacation & will be eligible for 10 or more paid holidays per year. Exempt employees are eligible for 5 days of sick leave per year.
ITAR REQUIREMENTS:
- To conform to U.S. Government export regulations, applicant must be a (i) U.S. citizen or national, (ii) U.S. lawful, permanent resident (aka green card holder), (iii) Refugee under 8 U.S.C. § 1157, or (iv) Asylee under 8 U.S.C. § 1158, or be eligible to obtain the required authorizations from the U.S. Department of State. Learn more about the ITAR here.
SpaceX is an Equal Opportunity Employer; employment with SpaceX is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.
Applicants wishing to view a copy of SpaceX’s Affirmative Action Plan for veterans and individuals with disabilities, or applicants requiring reasonable accommodation to the application/interview process should reach out to EEOCompliance@spacex.com.
Создайте идеальное резюме с помощью ИИ-агента

Навыки
- DFT
- ASIC
- SoC
- Siemens Tessent
- ATPG
- BIST
- Python
- Perl
- TCL
- C++
- Verilog
- SystemVerilog
- Static Timing Analysis
- ATE
Возможные вопросы на собеседовании
DFT инженеры в SpaceX должны глубоко знать основной инструментарий.
Опишите ваш опыт работы с Tessent Streaming Scan Network (SSN) и какие преимущества это дает для многоядерных SoC?
Проверка паттернов на уровне гейтов — критический этап перед производством.
С какими основными трудностями вы сталкивались при отладке SDF-аннотированных симуляций и как их решали?
Вакансия требует участия в запуске чипов после производства.
Расскажите о самом сложном случае отладки на ATE (автоматизированном тестовом оборудовании). Как вы локализовали проблему?
Эффективность тестов напрямую влияет на стоимость чипа.
Какие стратегии вы используете для максимизации покрытия неисправностей при минимизации объема тестовых паттернов?
SpaceX ценит междисциплинарное взаимодействие.
Как вы взаимодействуете с командами физического дизайна и верификации для обеспечения соблюдения таймингов DFT-логики?
Похожие вакансии
Senior Electronic Hardware / FPGA Engineer
Senior Mixed-Signal Behavioral Modeling Engineer
Senior Wireless Firmware Engineer
Senior Software Engineer - Flight Software
Senior Motion Planning Engineer
Senior RFIC Layout Designer
1000+ офферов получено
Устали искать работу? Мы найдём её за вас
Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!
- Страна
- США
- Зарплата
- 170 000 $ – 235 000 $