- Страна
- США
- Зарплата
- 100 000 $ – 500 000 $
Откликайтесь
на вакансии с ИИ

Static Timing Analysis (STA) Methodology Engineer
Tenstorrent — один из самых перспективных стартапов в сфере ИИ-железа с сильной командой. Вакансия предлагает работу с передовыми технологиями (RISC-V, ML в EDA) и очень конкурентную заработную плату, хотя и накладывает экспортные ограничения США.
Сложность вакансии
Роль требует глубоких экспертных знаний в области физического проектирования чипов (STA) на техпроцессах передовых узлов. Кандидат должен не только владеть инструментами вроде PrimeTime, но и уметь программировать сложные скрипты автоматизации и внедрять ML-решения.
Анализ зарплаты
Предлагаемый диапазон от $100k до $500k (включая бонусы) крайне широк и охватывает уровни от Middle до Principal. Верхняя граница значительно превышает средние рыночные показатели для Senior STA инженеров в Техасе и Колорадо, приближаясь к топовым компенсациям в Кремниевой долине.
Сопроводительное письмо
I am writing to express my strong interest in the Static Timing Analysis (STA) Methodology Engineer position at Tenstorrent. With over five years of experience in high-performance and low-power design at advanced technology nodes, I have developed a deep expertise in PrimeTime and signoff closure strategies. My background in developing robust Tcl and Python scripts for CAD automation aligns perfectly with your need for a technical leader to architect and maintain production STA flows.
In my previous roles, I have successfully led cross-functional efforts to resolve complex timing correlation issues and implemented ML-assisted techniques to improve automation. I am particularly excited about Tenstorrent's mission to revolutionize AI technology through RISC-V architecture. I am confident that my experience in early timing estimation and post-route ECO strategies will contribute significantly to your team's goal of achieving aggressive PPA targets across your diverse portfolio of IP and SoC programs.
Составьте идеальное письмо к вакансии с ИИ-агентом

Откликнитесь в tenstorrent уже сейчас
Присоединяйтесь к команде Tenstorrent, чтобы создавать будущее ИИ-вычислений на базе RISC-V и передовых методологий STA!
Описание вакансии
Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities.
Tenstorrent is looking for a STA methodology engineer who owns timing across advanced-node, high-performance, low-power designs, bringing deep expertise with PrimeTime, noise/crosstalk/OCV analysis, and strong scripting skills. They will lead the development and optimization of end-to-end STA methodologies and flows, drive data- and ML-assisted timing automation, and partner closely with logic, physical design, DFT, and EDA vendors to solve complex timing challenges across multiple IPs and products.
This role is hybrid, based out of Santa Clara, CA, Austin, TX, or Fort Collins, CO.
We welcome candidates at various experience levels. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting
Who you are
- An experienced Static Timing Analysis (STA) / timing methodology engineer with a BS/M in Electrical or Computer Engineering (or equivalent experience) 5+ years in industry, focused on high-performance and low-power designs at advanced technology nodes. As well as a deep knowledge of STA tools and techniques, including noise, crosstalk, and OCV analysis.
- You are fluent with PrimeTime and related signoff tools (e.g., PT-SI, PTPX, PT-ECO) and have extensive hands-on experience driving signoff correlation, advanced static timing analysis, and signoff closure.
- You are strong at debugging timing constraints, resolving timing correlation issues, and developing effective timing closure strategies.
- You write robust, production-quality scripts in Tcl, Python, and/or Perl and are comfortable building and maintaining CAD utilities and flow components.
What we need
- A senior methodology owner to lead cross-functional efforts to solve complex timing challenges across multiple IPs, projects, and technology nodes. Experience developing and enhancing STA methodologies across the full RTL-to-GDS flow, including: Early timing estimation and timing feasibility checks. Timing optimization techniques in synthesis and place-and-route. Timing signoff methodologies and criteria. Post-route timing ECO strategies and execution.
- A technical leader to architect, optimize, and maintain production STA flows using industry-standard EDA tools, continuously improving PPA (Power, Performance, Area) and runtime efficiency.
- A methodology engineer who can explore and deploy data-driven and ML-assisted techniques to: Improve STA automation. Predict and prioritize timing risk. Guide optimization strategies across blocks and full-chip. Design, implement, and maintain scalable CAD utilities and STA flow components that improve PPA, robustness, and team productivity.
- A methodology owner who continuously refines workflows and introduces new technologies to ensure robust, PPA-optimized timing solutions across all product lines.
What you will learn
- How to scale STA methodologies across a diverse portfolio of IP and SoC programs, balancing aggressive performance targets with strict power and area constraints.
- Best practices for integrating data-driven and ML-assisted approaches into timing flows to improve automation, predictability, and decision-making.
- How to influence tool roadmaps by partnering closely with leading EDA vendors on advanced-node timing, noise, and variability challenges.
- How to operate within and help shape a rapidly evolving startup design environment, including tradeoffs between quick solutions and long-term methodology investments.
- Deeper cross-functional insight into how logic design, physical design, and DFT interact with STA methodology, and how to build flows that serve all of these stakeholders effectively.
Compensation for all engineers at Tenstorrent ranges from $100k - $500k including base and variable compensation targets. Experience, skills, education, background and location all impact the actual offer made.
Tenstorrent offers a highly competitive compensation package and benefits, and we are an equal opportunity employer.
This position requires access to technology that requires a U.S. export license for persons whose most recent country of citizenship or permanent residence is a U.S. EAR Country Groups D:1, E1, or E2 country.
This offer of employment is contingent upon the applicant being eligible to access U.S. export-controlled technology. Due to U.S. export laws, including those codified in the U.S. Export Administration Regulations (EAR), the Company is required to ensure compliance with these laws when transferring technology to nationals of certain countries (such as EAR Country Groups D:1, E1, and E2). These requirements apply to persons located in the U.S. and all countries outside the U.S. As the position offered will have direct and/or indirect access to information, systems, or technologies subject to these laws, the offer may be contingent upon your citizenship/permanent residency status or ability to obtain prior license approval from the U.S. Commerce Department or applicable federal agency. If employment is not possible due to U.S. export laws, any offer of employment will be rescinded.
Создайте идеальное резюме с помощью ИИ-агента

Навыки
- Python
- DFT
- TCL
- Perl
- EDA
- Synthesis
- Static Timing Analysis
- Physical Design
- Place and Route
- RISC-V
- PrimeTime
- Crosstalk Analysis
- Signoff Closure
- OCV Analysis
Возможные вопросы на собеседовании
Проверка глубины знаний основного инструмента и понимания физических эффектов на малых техпроцессах.
Как вы подходите к анализу и устранению нарушений, связанных с шумом (noise) и перекрестными помехами (crosstalk) в PrimeTime-SI на техпроцессах 5нм и ниже?
Оценка навыков автоматизации и владения скриптовыми языками.
Опишите ваш опыт разработки кастомных CAD-утилит на Tcl или Python для автоматизации анализа временных задержек. Какие метрики эффективности вы использовали?
Проверка понимания современных методологий учета вариативности.
В чем заключаются основные различия и сложности при настройке методологии POCV (Parametric OCV) по сравнению с традиционным OCV в высокопроизводительных дизайнах?
Оценка способности решать сложные архитектурные задачи.
Как вы организуете процесс корреляции таймингов между этапами Place & Route и финальным Signoff, чтобы минимизировать количество итераций?
Проверка интереса к инновациям, упомянутым в вакансии.
Какие сценарии использования машинного обучения (ML) вы видите наиболее перспективными для предсказания рисков нарушения таймингов на ранних этапах проектирования?
Похожие вакансии
Разработчик встроенных баз данных (Embedded DB) / C / RUST / ZIG
Embedded Developer (ESP32 / nRF52)
Middle / Senior FPGA разработчик
Senior / Middle C++ Developer (C++98/Qt4)
Senior Embedded Software Engineer (Microcontrollers, C/C++)
Разработчик embedded + мобильное приложение (BLE)
1000+ офферов получено
Устали искать работу? Мы найдём её за вас
Quick Offer улучшит ваше резюме, подберёт лучшие вакансии и откликнется за вас. Результат — в 3 раза больше приглашений на собеседования и никакой рутины!
- Страна
- США
- Зарплата
- 100 000 $ – 500 000 $